This book is aimed at improving the power consumption and timing parameter for Dynamic Random Access Memory cells which are used in the construction of the main memory cell. DRAM is widely used for main memories in personal and mainframe computers and engineering workstations. DRAM memory cell is used for reading and write operation for single bit storage for circuits. A single DRAM cell is capable of storing 1bit data in the capacitor in the form of charge. In this book, three different DRAM memory cells are constructed on TANNER EDA, their simulation is carried out. Average power consumption, read access time, write access time and retention time values are calculated for all the three SDRAM cells. The three DRAM cells used are 4T, 3T, and 3T1D DRAM memory cells. Average power consumption, read access time, write access time and retention time-values are calculated at varying supply voltages. To improve the average power consumption, read access time, write access time, and retention time of the 3T1D DRAM memory cell techniques are applied. After the application of techniques on the circuit design, all the parameter values are again calculated and compared with existing value.
Les informations fournies dans la section « Synopsis » peuvent faire référence à une autre édition de ce titre.
Vendeur : California Books, Miami, FL, Etats-Unis
Etat : New. N° de réf. du vendeur I-9786202557405
Quantité disponible : Plus de 20 disponibles
Vendeur : PBShop.store US, Wood Dale, IL, Etats-Unis
PAP. Etat : New. New Book. Shipped from UK. THIS BOOK IS PRINTED ON DEMAND. Established seller since 2000. N° de réf. du vendeur L0-9786202557405
Quantité disponible : Plus de 20 disponibles
Vendeur : PBShop.store UK, Fairford, GLOS, Royaume-Uni
PAP. Etat : New. New Book. Delivered from our UK warehouse in 4 to 14 business days. THIS BOOK IS PRINTED ON DEMAND. Established seller since 2000. N° de réf. du vendeur L0-9786202557405
Quantité disponible : Plus de 20 disponibles
Vendeur : Ria Christie Collections, Uxbridge, Royaume-Uni
Etat : New. In. N° de réf. du vendeur ria9786202557405_new
Quantité disponible : Plus de 20 disponibles
Vendeur : BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Allemagne
Taschenbuch. Etat : Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -This book is aimed at improving the power consumption and timing parameter for Dynamic Random Access Memory cells which are used in the construction of the main memory cell. DRAM is widely used for main memories in personal and mainframe computers and engineering workstations. DRAM memory cell is used for reading and write operation for single bit storage for circuits. A single DRAM cell is capable of storing 1bit data in the capacitor in the form of charge. In this book, three different DRAM memory cells are constructed on TANNER EDA, their simulation is carried out. Average power consumption, read access time, write access time and retention time values are calculated for all the three SDRAM cells. The three DRAM cells used are 4T, 3T, and 3T1D DRAM memory cells. Average power consumption, read access time, write access time and retention time-values are calculated at varying supply voltages. To improve the average power consumption, read access time, write access time, and retention time of the 3T1D DRAM memory cell techniques are applied. After the application of techniques on the circuit design, all the parameter values are again calculated and compared with existing value. 80 pp. Englisch. N° de réf. du vendeur 9786202557405
Quantité disponible : 2 disponible(s)
Vendeur : moluna, Greven, Allemagne
Etat : New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Autor/Autorin: Asthana PrateekPrateek Asthana - University researcher at the National Institute of Technology (NIT) Hamirpur. He completed his masters at JSS Academy in the field of DRAM Memory Design. He has 6 papers in international reputed journ. N° de réf. du vendeur 385947510
Quantité disponible : Plus de 20 disponibles
Vendeur : buchversandmimpf2000, Emtmannsberg, BAYE, Allemagne
Taschenbuch. Etat : Neu. Neuware -This book is aimed at improving the power consumption and timing parameter for Dynamic Random Access Memory cells which are used in the construction of the main memory cell. DRAM is widely used for main memories in personal and mainframe computers and engineering workstations. DRAM memory cell is used for reading and write operation for single bit storage for circuits. A single DRAM cell is capable of storing 1bit data in the capacitor in the form of charge. In this book, three different DRAM memory cells are constructed on TANNER EDA, their simulation is carried out. Average power consumption, read access time, write access time and retention time values are calculated for all the three SDRAM cells. The three DRAM cells used are 4T, 3T, and 3T1D DRAM memory cells. Average power consumption, read access time, write access time and retention time-values are calculated at varying supply voltages. To improve the average power consumption, read access time, write access time, and retention time of the 3T1D DRAM memory cell techniques are applied. After the application of techniques on the circuit design, all the parameter values are again calculated and compared with existing value.Books on Demand GmbH, Überseering 33, 22297 Hamburg 80 pp. Englisch. N° de réf. du vendeur 9786202557405
Quantité disponible : 2 disponible(s)
Vendeur : AHA-BUCH GmbH, Einbeck, Allemagne
Taschenbuch. Etat : Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - This book is aimed at improving the power consumption and timing parameter for Dynamic Random Access Memory cells which are used in the construction of the main memory cell. DRAM is widely used for main memories in personal and mainframe computers and engineering workstations. DRAM memory cell is used for reading and write operation for single bit storage for circuits. A single DRAM cell is capable of storing 1bit data in the capacitor in the form of charge. In this book, three different DRAM memory cells are constructed on TANNER EDA, their simulation is carried out. Average power consumption, read access time, write access time and retention time values are calculated for all the three SDRAM cells. The three DRAM cells used are 4T, 3T, and 3T1D DRAM memory cells. Average power consumption, read access time, write access time and retention time-values are calculated at varying supply voltages. To improve the average power consumption, read access time, write access time, and retention time of the 3T1D DRAM memory cell techniques are applied. After the application of techniques on the circuit design, all the parameter values are again calculated and compared with existing value. N° de réf. du vendeur 9786202557405
Quantité disponible : 1 disponible(s)
Vendeur : preigu, Osnabrück, Allemagne
Taschenbuch. Etat : Neu. Analysis of DRAM Cell Designs for Nanometer-Scale Memories | DRAM Memory Design | Prateek Asthana | Taschenbuch | 80 S. | Englisch | 2020 | LAP LAMBERT Academic Publishing | EAN 9786202557405 | Verantwortliche Person für die EU: BoD - Books on Demand, In de Tarpen 42, 22848 Norderstedt, info[at]bod[dot]de | Anbieter: preigu. N° de réf. du vendeur 118538389
Quantité disponible : 5 disponible(s)