System Verilog Assertions and Functional Coverage
Mehta
Vendu par Mispah books, Redhill, SURRE, Royaume-Uni
Vendeur AbeBooks depuis 15 avril 2021
Neuf(s) - Couverture rigide
Etat : Neuf
Quantité disponible : 1 disponible(s)
Ajouter au panierVendu par Mispah books, Redhill, SURRE, Royaume-Uni
Vendeur AbeBooks depuis 15 avril 2021
Etat : Neuf
Quantité disponible : 1 disponible(s)
Ajouter au panierNew.
N° de réf. du vendeur ERICA77330302473686
This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures.
- Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics;
- Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies;
- Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies;
- Explains each concept in a step-by-step fashion and applies it to a practical real life example;- Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Ashok Mehta has been working in the ASIC/SoC design and verification field for over 20 years. He started his career at Digital Equipment Corporation (DEC) working as a CPU design engineer. He then worked at Data General, Intel (first Pentium design team) and after a route of a couple of startups, worked at Applied Micro and TSMC. He was a very early adopter of Verilog and participated in Verilog, VHDL, iHDL (Intel HDL) and SDF (standard delay format) technical subcommittees. He has also been a proponent of ESL (Electronic System Level) designs and at TSMC he released two industry standard Reference Flows that establish Reuse of Verification Environment from ESL to RTL. Lately, he has been researching 3DIC design verification challenges at TSMC which is where SystemVerilog Assertions played an instrumental role in stacked die SoC design verification.
Ashok earned an MSEE from University of Missouri. He holds 18 U.S. Patents in the field of SoC and 3DIC design verification.Les informations fournies dans la section « A propos du livre » peuvent faire référence à une autre édition de ce titre.
Visitez la page d’accueil du vendeur
We offer excellent customer service & easy return facility.
we ship from Multiple location,UK,India,US
Return address:
Mispah books
flat4 ,
Centenary court, 30 Warwick Road
Redhill , SURRE RH1 1FQ
United Kingdom
Our rates depends on weight of the item & shipping destination